**LAB 08** 

Finite State Machine: Traffic Light Controller

## **Objective:**

The objective of this lab is to gain experience with state machine design by using the six-step design process. From the project specifications you will:

Develop a state diagram,

- Reduce the number of states using the implication chart.
- Assign the reduced states the optimal binary values.
- o Design the logic and implement the finite state machine in Verilog.

# **Lab Description and Specs:**

#### **Function:**

Design a variation of the classical traffic light controller. The intersection is shown in the following diagram.

"A" street runs north-south, "B" street runs east-west, and "C" street enters the intersection from the southeast. "A" street is quite busy, and it is frequently difficult for cars heading south on "A" to make the left turn onto either "B" or "C". In addition, cars rarely enter the intersection from "C" street. Design a traffic light state diagram for this three-way intersection to the following specifications:

- a. There are five sets of traffic lights, facing cars coming from "A" north, "A" south, "B" east, "B" west, and "C" street.
- b. The red, yellow, and green lights facing cars that are heading South on road A are augmented with a left turn arrow that can be lit up as either green or yellow or not lit up at all.
- c. The normal sequencing of lights facing the cars heading South on road A is arrow green, arrow yellow, traffic light green, traffic light yellow, traffic light red, and repeat. In other words, the left arrow light is illuminated in every complete cycle of the lights.
- d. However, it should be possible for traffic going from north to south on "A" street to cross the intersection even when the left turn arrow is illuminated. Therefore, the traffic light green should also be illuminated while the turn arrow is lit up.
- e. Cars traveling from south to north on "A" street (and all directions on "B" and "C" streets) must see a red light while the left turn arrow is illuminated for the traffic heading south.
- f. A car sensor C is embedded in "C" street to detect whether a car is waiting to enter the intersection from the southeast.
- g. A timer generates a long interval signal, Time Long (TL), and a short interval signal, Time Short (TS) when set by a start timer (ST) signal.
- h. Red and green lights are lit up for at least a TL unit of time. Yellow lights, the green arrow, and the yellow arrow are lit up for exactly a TS unit of time.
- i. The "C" street lights cycle from red to green only if the embedded car sensor indicates that a car is waiting. The lights cycle to yellow and then red as soon as no cars are waiting. Under no circumstances is the "C" street green light to be lit for longer than a TL unit of time.



Fig. The Head of each arrow is a traffic light facing the back of the arrow

#### Inputs:

o Sensor C, short and long time intervals TS and TL.

## ☐ Outputs:

- "A" street north arrow green/yellow/off (three separate signals)
- o "A" street north light green/yellow/red
- o "A" street south light green/yellow/red
- o "B" street east light green/yellow/red
- o "B" street west light green/yellow/red
- o "C" street southeast green/yellow/red and the start timer (ST) signal

## **Recommended Procedures:**

- ☐ Find all possible loops for FSM(s) (if more than one).
- ☐ Write a Verilog model without state minimization and the simple binary encoding.

## **List of Items Completed:**

- a. Lab Procedures
- b. Verilog code
- c. Results and Simulations
- d. Analysis and Explanations (includes a brief description of the schematics, results and simulations)
- e. Conclusion
- f. Answers to Questions
- g. Prelab (attached with the report, state diagram and state minimization included)

# Code:

```
module Traffic_cntr(clk, rst, c, ts, tl, CurntSt, nxtSt, ST);
input clk, rst, c, ts, tl;
output ST, CurntSt, nxtSt;
reg[2:0] CurntSt;
reg[2:0] nxtSt;
reg out, ST;
       localparam s0=3'b000, s1=3'b001, s2=3'b010, s3=3'b011, s4=3'b100, s5=3'b101, s6=3'b110, s7=3'b111;
      always@ (negedge clk)
          if(rst)
              begin
CurntSt <= s0;
ST <= 0;
    end
          else
    begin
               CurntSt <= nxtSt;
ST <= out;
end
      always@ (ts or tl or CurntSt)
    ē
          begin
              nxtSt <= CurntSt;</pre>
              case(CurntSt)
    Ė
                 s0:
begin
    if (ts==0)
begin
    nxtSt<=s0;
                                 out <= 0;
                         end
else if (ts==1)
                             begin
                                 nxtSt<=s1;
                                 out=1;
                             end
                      end
                  s1:
                      begin
                          if (ts==0)
    begin
```

```
nxtSt<=s1;
  53
54
55
56
57
58
59
60
61
62
63
64
65
                                               out <= 0;
                                          end
                                     else if(ts==1)
                                          begin
nxtSt<=s2;
                                               out<=1;
                                          end
                                end
                          s2:
begin
         66
                                    if (tl==0)
   begin
    nxtSt<=s2;</pre>
  67
  68
69
70
71
72
73
74
75
76
77
78
80
81
82
83
84
85
         ⊟
                                               out <= 0;
                                          end
                                     else if (tl==1)
                                          begin
         nxtSt<=s3;
                                               out=1;
                                          end
                                end
                          s3:
                                begin
         if (ts==0)
   begin
   nxtSt<=s3;</pre>
         out <= 0;
  86
                                          end
                                    elld else if(ts==1)
begin
nxtSt<=s4;
  87
88
89
90
91
92
93
94
95
96
97
98
         ₿
                                               out<=1;
                                          end
                                end
                          s4:
                                begin
         if (t1==0)
  99
                                          begin
         ₽
100
101
102
103
104
105
                                               nxtSt<=s4;
out<=0;
                                     end
else if(tl==1)
        Ė
                                          begin
                                              nxtSt<=s5;
```

```
105
                              nxtSt<=s5;
106
                              out <= 1;
107
                           end
108
                    end
109
110
                 s5:
111
112
                    begin
     113
114
                        if (ts==0)
115
                           begin
      116
                              nxtSt<=s5;
117
                              out <= 0;
118
                           end
                        else if(ts==1 & c==0)
119
120
                           begin
     121
                              nxtSt<=s0;
122
                              out<=1;
123
                           end
124
                        else if(ts==1 & c==1)
125
                           begin
      nxtSt<=s6;
126
127
                              out<=1;
128
129
                    end
130
131
                    s6:
132
133
                    begin
      134
135
                        if(t1==0)
136
      begin
137
                              nxtSt<=s6;
138
                              out <= 0;
139
                           end
                        else if(tl==1)
140
141
                           begin
     ⊟
                              nxtSt<=s7;
142
143
                              out <= 1;
144
                           end
145
                    end
146
147
                    s7:
148
149
                    begin
     150
                        if (ts==0)
151
                           begin
152
      \dot{\Box}
153
154
                              nxtSt<=s7;
                              out <= 0;
155
                           end
156
                        else if(ts==1)
157
      \dot{\Box}
                           begin
158
                              nxtSt<=s0;
159
                               out<=1;
                           end
160
161
                    end
162
163
              endcase
164
          end
      endmodule
165
```

#### **Results and Simulations:**

a. Car not present on C street



b. Car present on C street



## **Analysis and Explanations:**

The description of each state, state diagram and design of the FSM is mentioned in the prelab. Some of the assumptions we made as per our understanding of lab instructions is as follows:

- We do not check the "C" street sensor for cars at every instant. Instead, we check it once in every complete cycle when the B street W and E signals are yellow and ready to switch red (State S5). If there is a car present, we move to S6 and then S7 and S0. If not, we directly jump to S7 and start next cycle of whole sequence.
- In the design we encode the values for each signal light in the state and thus in the interest of time, we did not decode the states back into signals, but we intend to imply the signal outputs through state description.

The Verilog code provided above is divided into a total of 8 states, from S0-S7, which has been programmed according to the state transition table, and the state definition table and also the state minimization table, which has been provided in the prelab.

#### **Conclusion:**

In this lab we designed an FSM for a traffic light controller for the given design parameters and gained experience regarding design methodologies and techniques in Verilog. We successfully implemented the design (with our mentioned assumptions) in 9 states taking care of additional transitions to make the FSM stable.

# **Answers to Questions:**

1. Explain a "race condition" in the context of a Finite State Machine (FSM).

Race Condition in FSM is when more than one state transition occurs in a single clock cycle of a finite state machine. It is caused due to set-up and hold –time violations.

- 2. Explain the advantages of state reduction, state assignment selection and type of flip-flop selection in an FSM.
- a) State reduction or state optimization helps to reduce number of states in a state transition diagram, which in turn reduces the number of flip-flops to implement the design.
- b) State assignment technique in an FSM like 'One-hot encoding' or grey code encoding helps reduce power and cost of the entire circuit and both these leads to easy debugging of circuits.
- c) Flip flop selection techniques helps to reduce the number of gates requires and also the power requirement of the circuit.

| P | re | la | h٠ |
|---|----|----|----|
|   |    |    |    |

State diagram, state definition table and state minimization included:



| Cornent 5  | state   | Inputs  | Next  | Stalle     | Out         | 501°         |             |
|------------|---------|---------|-------|------------|-------------|--------------|-------------|
| AND AN AS  | BE BU C | C TL TS | AnatA | N' AST BET | BWt Ct E    | T Cale every | 5           |
| 30) G G R  | RRR     | x I x   | #     | GRA        | RR          | 1            | State       |
| (91) Y G R | RAR     | x x x   | R     | G G R      | RR          |              | Def         |
| [92] R G G | RRR     | X 1 >   | « R   | A E E      | R R         | 1            | Definitions |
| [93] R J Y | RRR     | - X X I | R     | RRG        | 4 8         |              | 50          |
| [54] R R R | G C P   | × ,     | ( R   | RRA        | 9 8         | 1            |             |
| [SS] R R R | 0 6     | 2 1 X   | 1 2   | RRR        | RG          | 111          |             |
| [65] R R R | 2 7 6   |         | 1 6   | GRE        | <del></del> | 1            |             |
| (5c) R R R | RRC     |         | X     |            | R R J       | 411          |             |
| ST R R     | RR      | a x x   | 1 . 9 | G P        | RRR         |              |             |

| C. S                    | G | <u>/p</u>  |    | 31.                   |         |     |    |    | 0/2  |
|-------------------------|---|------------|----|-----------------------|---------|-----|----|----|------|
| Q2 Q1 Q0                | C | /12-<br>TL | Ts | N.<br>02 <sup>†</sup> |         | T2- | Tı | To | 'ST' |
|                         | X | χ          | 0  | 90                    | C000)   | 0   | 0  | 0  | 0    |
| So tooo]                | × | ×          | ,D |                       | [000]   | 0   | 0  | 1  |      |
|                         | X | 1-98:16-   | 0  | 51                    | [00 1]  | 0   | 0  | 0  | 0    |
| S1 [00]                 | X | ×          | 1  | Si                    |         | 0   |    |    |      |
|                         | X | 0          | X  | 82                    | C010)   | 0   | 0  | 0  | 0    |
| 52 to 10)               | X | 1          | X  | Sa                    | Co 11]  | 0   | 0  |    |      |
|                         | Х | ×          | 0  | S3                    | CONJ    | 0   | 0  | 0. | 0_   |
| 53 [OII]                | X | ×          |    | 34                    | [100]   | 1_  | 1  | 1  |      |
|                         | X | 0          | X  | 54                    | [100]   | 0   | 0  | 0  | 0    |
| S4 [100]                | X | 1          | X  | 55                    | CIOIJ . | 0   | 0_ | 1  |      |
|                         | Х | ×          | Ю  | SŞ                    | LIOU    | 0   | 0  | 0  | 0    |
| 95 [101]                | 0 | х          | 1  | Soso                  | CoooJ   | 1   | 0  | 1  |      |
|                         | 1 | X          | 1  | SG.                   | CIIOJ   | 0   | 1  | 1  | #1   |
| or the time of the will | X | 0          | Х  | S6                    | CIIO    | 0   | 0  | 0  | 0    |
| S6 [110]                | X | 1          | ×  | S7                    | C1117   | 0   | 0  |    | \$1  |
|                         | x | X          | 0  | 34                    | CIII    | 0   | 0  | 0  | 0    |
| S7 [1117                | X | χ          | 1  | So                    | [000]   | 1   | ı  |    | 181  |

S